apply_endpoint_delay(uint32_t address, uint32_t coarse_delay, uint32_t fine_delay, uint32_t phase_delay, bool measure_rtt=false, bool control_sfp=true, int sfp_mux=-1) const override | dunedaq::timing::MasterMuxDesign | virtual |
configure(ClockSource clock_source, TimestampSource ts_source) const override | dunedaq::timing::MasterDesign | virtual |
dunedaq::timing::TopDesign::configure(ClockSource clock_source) const override | dunedaq::timing::TopDesign | inlinevirtual |
enable_periodic_fl_cmd(uint32_t channel, double rate, bool poisson=false) const override | dunedaq::timing::MasterDesign | virtual |
enable_periodic_fl_cmd(uint32_t command, uint32_t channel, double rate, bool poisson=false) const override | dunedaq::timing::MasterDesign | virtual |
EndpointDesignInterface(const uhal::Node &node) | dunedaq::timing::EndpointDesignInterface | inlineexplicit |
get_endpoint_node_plain(uint32_t ept_id) const | dunedaq::timing::EndpointDesignInterface | inlinevirtual |
get_hardware_info(bool print_out=false) const override | dunedaq::timing::TopDesign | inlinevirtual |
dunedaq::get_info(timingfirmwareinfo::TimingDeviceInfo &mon_data) const override | dunedaq::timing::MasterDesign | virtual |
dunedaq::timing::MasterDesign::get_info(timingfirmwareinfo::MasterMonitorData &mon_data) const override | dunedaq::timing::MasterDesign | inlinevirtual |
dunedaq::timing::EndpointDesignInterface::get_info(uint32_t ept_id, timingendpointinfo::TimingEndpointInfo &mon_data) const | dunedaq::timing::EndpointDesignInterface | inlinevirtual |
dunedaq::timing::EndpointDesignInterface::get_info(timingfirmwareinfo::TimingDeviceInfo &mon_data) const=0 | dunedaq::timing::EndpointDesignInterface | virtual |
get_io_node() const | dunedaq::timing::TopDesignInterface | inline |
get_io_node_plain() const override | dunedaq::timing::TopDesign | inlinevirtual |
get_master_node() const | dunedaq::timing::MasterDesignInterface | inline |
get_master_node_plain() const override | dunedaq::timing::MasterDesign | inlinevirtual |
get_number_of_endpoint_nodes() const | dunedaq::timing::EndpointDesignInterface | inlinevirtual |
get_status(bool print_out=false) const override | dunedaq::timing::OuroborosMuxDesign | virtual |
MasterDesign(const uhal::Node &node) | dunedaq::timing::MasterDesign | explicit |
MasterDesignInterface(const uhal::Node &node) | dunedaq::timing::MasterDesignInterface | inlineexplicit |
MasterMuxDesign(const uhal::Node &node) | dunedaq::timing::MasterMuxDesign | explicit |
measure_endpoint_rtt(uint32_t address, bool control_sfp=true, int sfp_mux=-1) const override | dunedaq::timing::MasterMuxDesign | virtual |
MuxDesignInterface(const uhal::Node &node) | dunedaq::timing::MuxDesignInterface | inlineexplicit |
OuroborosMuxDesign(const uhal::Node &node) | dunedaq::timing::OuroborosMuxDesign | explicit |
read_active_mux() const override | dunedaq::timing::SFPMuxDesignInterface | inlinevirtual |
read_firmware_version() const override | dunedaq::timing::MasterDesign | virtual |
read_master_timestamp() const override | dunedaq::timing::MasterDesign | virtual |
read_sub_nodes(const uhal::Node &node, bool dispatch=true) const | dunedaq::timing::TimingNode | |
reset_io(const std::string &clock_config_file) const override | dunedaq::timing::TopDesign | inlinevirtual |
dunedaq::timing::MasterDesign::reset_io(const ClockSource &clock_source) const override | dunedaq::timing::TopDesign | inlinevirtual |
reset_sub_nodes(const uhal::Node &node, uint32_t aValue=0x0, bool dispatch=true) const | dunedaq::timing::TimingNode | |
resync_active_cdr() const override | dunedaq::timing::MasterMuxDesign | virtual |
scan_sfp_mux() const override | dunedaq::timing::MasterMuxDesign | virtual |
SFPMuxDesignInterface(const uhal::Node &node) | dunedaq::timing::SFPMuxDesignInterface | inlineexplicit |
soft_reset_io() const override | dunedaq::timing::TopDesign | inlinevirtual |
switch_mux(uint8_t mux_channel, bool resync_cdr=false) const override | dunedaq::timing::SFPMuxDesignInterface | inlinevirtual |
sync_timestamp(TimestampSource source) const override | dunedaq::timing::MasterDesign | virtual |
TimingNode(const uhal::Node &node) | dunedaq::timing::TimingNode | explicit |
TopDesign(const uhal::Node &node) | dunedaq::timing::TopDesign | inlineexplicit |
TopDesignInterface(const uhal::Node &node) | dunedaq::timing::TopDesignInterface | inlineexplicit |
validate_firmware_version() const override | dunedaq::timing::MasterDesign | virtual |
~EndpointDesignInterface() | dunedaq::timing::EndpointDesignInterface | inlinevirtual |
~MasterDesign() | dunedaq::timing::MasterDesign | virtual |
~MasterDesignInterface() | dunedaq::timing::MasterDesignInterface | inlinevirtual |
~MasterMuxDesign() | dunedaq::timing::MasterMuxDesign | virtual |
~MuxDesignInterface() | dunedaq::timing::MuxDesignInterface | inlinevirtual |
~OuroborosMuxDesign() | dunedaq::timing::OuroborosMuxDesign | virtual |
~SFPMuxDesignInterface() | dunedaq::timing::SFPMuxDesignInterface | inlinevirtual |
~TimingNode() | dunedaq::timing::TimingNode | virtual |
~TopDesign() | dunedaq::timing::TopDesign | inlinevirtual |
~TopDesignInterface() | dunedaq::timing::TopDesignInterface | inlinevirtual |