DUNE-DAQ
DUNE Trigger and Data Acquisition software
Loading...
Searching...
No Matches
dunedaq::timing::OuroborosMuxDesign Member List

This is the complete list of members for dunedaq::timing::OuroborosMuxDesign, including all inherited members.

apply_endpoint_delay(uint32_t address, uint32_t coarse_delay, uint32_t fine_delay, uint32_t phase_delay, bool measure_rtt=false, bool control_sfp=true, int sfp_mux=-1) const overridedunedaq::timing::MasterMuxDesignvirtual
configure(ClockSource clock_source, TimestampSource ts_source) const overridedunedaq::timing::MasterDesignvirtual
dunedaq::timing::TopDesign::configure(ClockSource clock_source) const overridedunedaq::timing::TopDesigninlinevirtual
enable_periodic_fl_cmd(uint32_t channel, double rate, bool poisson=false) const overridedunedaq::timing::MasterDesignvirtual
enable_periodic_fl_cmd(uint32_t command, uint32_t channel, double rate, bool poisson=false) const overridedunedaq::timing::MasterDesignvirtual
EndpointDesignInterface(const uhal::Node &node)dunedaq::timing::EndpointDesignInterfaceinlineexplicit
get_endpoint_node_plain(uint32_t ept_id) constdunedaq::timing::EndpointDesignInterfaceinlinevirtual
get_hardware_info(bool print_out=false) const overridedunedaq::timing::TopDesigninlinevirtual
dunedaq::get_info(timingfirmwareinfo::TimingDeviceInfo &mon_data) const overridedunedaq::timing::MasterDesignvirtual
dunedaq::timing::MasterDesign::get_info(timingfirmwareinfo::MasterMonitorData &mon_data) const overridedunedaq::timing::MasterDesigninlinevirtual
dunedaq::timing::EndpointDesignInterface::get_info(uint32_t ept_id, timingendpointinfo::TimingEndpointInfo &mon_data) constdunedaq::timing::EndpointDesignInterfaceinlinevirtual
dunedaq::timing::EndpointDesignInterface::get_info(timingfirmwareinfo::TimingDeviceInfo &mon_data) const=0dunedaq::timing::EndpointDesignInterfacevirtual
get_io_node() constdunedaq::timing::TopDesignInterfaceinline
get_io_node_plain() const overridedunedaq::timing::TopDesigninlinevirtual
get_master_node() constdunedaq::timing::MasterDesignInterfaceinline
get_master_node_plain() const overridedunedaq::timing::MasterDesigninlinevirtual
get_number_of_endpoint_nodes() constdunedaq::timing::EndpointDesignInterfaceinlinevirtual
get_status(bool print_out=false) const overridedunedaq::timing::OuroborosMuxDesignvirtual
MasterDesign(const uhal::Node &node)dunedaq::timing::MasterDesignexplicit
MasterDesignInterface(const uhal::Node &node)dunedaq::timing::MasterDesignInterfaceinlineexplicit
MasterMuxDesign(const uhal::Node &node)dunedaq::timing::MasterMuxDesignexplicit
measure_endpoint_rtt(uint32_t address, bool control_sfp=true, int sfp_mux=-1) const overridedunedaq::timing::MasterMuxDesignvirtual
MuxDesignInterface(const uhal::Node &node)dunedaq::timing::MuxDesignInterfaceinlineexplicit
OuroborosMuxDesign(const uhal::Node &node)dunedaq::timing::OuroborosMuxDesignexplicit
read_active_mux() const overridedunedaq::timing::SFPMuxDesignInterfaceinlinevirtual
read_firmware_version() const overridedunedaq::timing::MasterDesignvirtual
read_master_timestamp() const overridedunedaq::timing::MasterDesignvirtual
read_sub_nodes(const uhal::Node &node, bool dispatch=true) constdunedaq::timing::TimingNode
reset_io(const std::string &clock_config_file) const overridedunedaq::timing::TopDesigninlinevirtual
dunedaq::timing::MasterDesign::reset_io(const ClockSource &clock_source) const overridedunedaq::timing::TopDesigninlinevirtual
reset_sub_nodes(const uhal::Node &node, uint32_t aValue=0x0, bool dispatch=true) constdunedaq::timing::TimingNode
resync_active_cdr() const overridedunedaq::timing::MasterMuxDesignvirtual
scan_sfp_mux() const overridedunedaq::timing::MasterMuxDesignvirtual
SFPMuxDesignInterface(const uhal::Node &node)dunedaq::timing::SFPMuxDesignInterfaceinlineexplicit
soft_reset_io() const overridedunedaq::timing::TopDesigninlinevirtual
switch_mux(uint8_t mux_channel, bool resync_cdr=false) const overridedunedaq::timing::SFPMuxDesignInterfaceinlinevirtual
sync_timestamp(TimestampSource source) const overridedunedaq::timing::MasterDesignvirtual
TimingNode(const uhal::Node &node)dunedaq::timing::TimingNodeexplicit
TopDesign(const uhal::Node &node)dunedaq::timing::TopDesigninlineexplicit
TopDesignInterface(const uhal::Node &node)dunedaq::timing::TopDesignInterfaceinlineexplicit
validate_firmware_version() const overridedunedaq::timing::MasterDesignvirtual
~EndpointDesignInterface()dunedaq::timing::EndpointDesignInterfaceinlinevirtual
~MasterDesign()dunedaq::timing::MasterDesignvirtual
~MasterDesignInterface()dunedaq::timing::MasterDesignInterfaceinlinevirtual
~MasterMuxDesign()dunedaq::timing::MasterMuxDesignvirtual
~MuxDesignInterface()dunedaq::timing::MuxDesignInterfaceinlinevirtual
~OuroborosMuxDesign()dunedaq::timing::OuroborosMuxDesignvirtual
~SFPMuxDesignInterface()dunedaq::timing::SFPMuxDesignInterfaceinlinevirtual
~TimingNode()dunedaq::timing::TimingNodevirtual
~TopDesign()dunedaq::timing::TopDesigninlinevirtual
~TopDesignInterface()dunedaq::timing::TopDesignInterfaceinlinevirtual